# FlashAttention

cool paper

### **Attention**

Typical Attention Computing Flow:

### Algorithm 0 Standard Attention Implementation

Require: Matrices  $\mathbf{Q}, \mathbf{K}, \mathbf{V} \in \mathbb{R}^{N \times d}$  in HBM.

- 1: Load  $\mathbf{Q}$ ,  $\mathbf{K}$  by blocks from HBM, compute  $\mathbf{S} = \mathbf{Q}\mathbf{K}^{\mathsf{T}}$ , write  $\mathbf{S}$  to HBM.
- 2: Read S from HBM, compute P = softmax(S), write P to HBM.
- 3: Load **P** and **V** by blocks from HBM, compute  $\mathbf{O} = \mathbf{PV}$ , write  $\mathbf{O}$  to HBM.
- 4: Return O.
  - TimeComplexity O(N^2 \* d)
  - Memory O(N<sup>2</sup>)
  - Usually N >> d (eg. N=4000, d=128)

### **FlashAttention**

- Fast and Memory Efficient Exact
   Attention with IO-Awareness
- Contribution
  - Exact: No approximation. (But it can be modified...)
  - Faster: BERT-large (15% quicker, E2E)
  - Use Less Memory: linear in sequence length



### Background: GPU Memory Hierarchy

- A100
  - HBM(40-80G), 1.5TB/s bandwidth
  - GPU SRAM (192 KB per 108 streaming multiprocessors), 19TB/s
- Compute Bound vs Memory Bound
  - Compute Bound:
    - Matrix multiply with large inner dimension, and convolution with large number of channels
  - Memory Bound
    - elementwise (e.g., activation, dropout), and reduction (e.g., sum, softmax, batch norm, layer norm)



### Algorithm - Challenges

### Algorithm 0 Standard Attention Implementation

Require: Matrices  $\mathbf{Q}, \mathbf{K}, \mathbf{V} \in \mathbb{R}^{N \times d}$  in HBM.

- 1: Load **Q**, **K** by blocks from HBM, compute  $S = \mathbf{Q}\mathbf{K}^{\top}$ , write **S** to HBM.
- 2: Read S from HBM, compute P = softmax(S), write P to HBM.
- 3: Load **P** and **V** by blocks from HBM, compute  $\mathbf{O} = \mathbf{PV}$ , write  $\mathbf{O}$  to HBM.
- 4: Return O.
- 1. Matrix Multiplication (Memory)
- 2. Softmax (Memory, I/O)
- 3. Backward (Memory)

# Algorithm- Matrix Multiplication

- Tiling
- Only need 3T<sup>2</sup> elements stored on chips





### Algorithm- Online Softmax

Safe Softmax (3-pass):

$$\frac{e^{x_i}}{\sum_{j=1}^N e^{x_j}} = \frac{e^{x_i - m}}{\sum_{j=1}^N e^{x_j - m}}$$

 m\_N must be computed after one pass.

o ... or not?

#### Algorithm 3-pass safe softmax

NOTATIONS

 $\{m_i\}: \max_{j=1}^i \{x_j\}, \text{ with initial value } m_0 = -\infty.$ 

 $\{d_i\}: \sum_{i=1}^i e^{x_i - m_N}$ , with initial value  $d_0 = 0$ ,  $d_N$  is the denominator of safe softmax.

 $\{a_i\}$ : the final softmax value.

Body

for  $i \leftarrow 1, N$  do

$$m_i \leftarrow \max\left(m_{i-1}, x_i\right) \tag{7}$$

end

for  $i \leftarrow 1, N$  do

$$d_i \leftarrow d_{i-1} + e^{x_i - m_N} \tag{8}$$

 $\mathbf{end}$ 

for  $i \leftarrow 1, N$  do

$$a_i \leftarrow \frac{e^{x_i - m_N}}{d_N} \tag{9}$$

end

# Algorithm- Online Softmax

- Safe Softmax (2-pass):
- Can we do 1 pass then?
  - o Unfortunately, no.
  - ... But we are not computing Softmax(Q\* K^T) only, we want Softmax(Q\* K^T) \* V

$$d_{i}' = \sum_{j=1}^{i} e^{x_{j} - m_{i}}$$

$$= \left(\sum_{j=1}^{i-1} e^{x_{j} - m_{i}}\right) + e^{x_{i} - m_{i}}$$

$$= \left(\sum_{j=1}^{i-1} e^{x_{j} - m_{i-1}}\right) e^{m_{i-1} - m_{i}} + e^{x_{i} - m_{i}}$$

$$= d_{i-1}' e^{m_{i-1} - m_{i}} + e^{x_{i} - m_{i}}$$

## Algorithm- Online Softmax

 Magically, we can save one more pass.

$$o_i := \sum_{j=1}^i \left( \frac{e^{x_j - m_N}}{d_N'} V[j,:] \right)$$

$$\tag{13}$$

This still depends on  $m_N$  and  $d_N$  which cannot be determined until the previous loop completes. But we can play the "surrogate" trick in section 3 again, by creating a surrogate sequence o':

$$oldsymbol{o}_i'\!:=\!\left(\sum_{j=1}^irac{e^{x_j-m_i}}{d_i'}V[j,\!:]
ight)$$

The *n*-th element of o and o' are the identical:  $o'_N = o_N$ , and we can find a recurrence relation between  $o'_i$  and  $o'_{i-1}$ :

$$\mathbf{o}_{i}' = \sum_{j=1}^{i} \frac{e^{x_{j} - m_{i}}}{d_{i}'} V[j,:] 
= \left( \sum_{j=1}^{i-1} \frac{e^{x_{j} - m_{i}}}{d_{i}'} V[j,:] \right) + \frac{e^{x_{i} - m_{i}}}{d_{i}'} V[i,:] 
= \left( \sum_{j=1}^{i-1} \frac{e^{x_{j} - m_{i-1}}}{d_{i-1}'} \frac{e^{x_{j} - m_{i}}}{e^{x_{j} - m_{i-1}}} \frac{d_{i-1}'}{d_{i}'} V[j,:] \right) + \frac{e^{x_{i} - m_{i}}}{d_{i}'} V[i,:] 
= \left( \sum_{j=1}^{i-1} \frac{e^{x_{j} - m_{i-1}}}{d_{i-1}'} V[j,:] \right) \frac{d_{i-1}'}{d_{i}'} e^{m_{i-1} - m_{i}} + \frac{e^{x_{i} - m_{i}}}{d_{i}'} V[i,:] 
= \mathbf{o}_{i-1}' \frac{d_{i-1}' e^{m_{i-1} - m_{i}}}{d_{i}'} + \frac{e^{x_{i} - m_{i}}}{d_{i}'} V[i,:]$$
(14)

### Algorithm - All Together

#### Algorithm 1 FlashAttention

16: Return O.

```
Require: Matrices \mathbf{Q}, \mathbf{K}, \mathbf{V} \in \mathbb{R}^{N \times d} in HBM, on-chip SRAM of size M.
  1: Set block sizes B_c = \left\lceil \frac{M}{4d} \right\rceil, B_r = \min\left( \left\lceil \frac{M}{4d} \right\rceil, d \right).
  2: Initialize \mathbf{0} = (0)_{N \times d} \in \mathbb{R}^{N \times d}, \ell = (0)_N \in \mathbb{R}^N, m = (-\infty)_N \in \mathbb{R}^N in HBM.
  3: Divide Q into T_r = \begin{bmatrix} \frac{N}{B_r} \end{bmatrix} blocks \mathbf{Q}_1, \dots, \mathbf{Q}_{T_r} of size B_r \times d each, and divide \mathbf{K}, \mathbf{V} in to T_c = \begin{bmatrix} \frac{N}{B_c} \end{bmatrix} blocks
       \mathbf{K}_1, \dots, \mathbf{K}_{T_c} and \mathbf{V}_1, \dots, \mathbf{V}_{T_c}, of size B_c \times d each.
  4: Divide O into T_r blocks \mathbf{O}_i, \ldots, \mathbf{O}_{T_r} of size B_r \times d each, divide \ell into T_r blocks \ell_i, \ldots, \ell_{T_r} of size B_r each,
       divide m into T_r blocks m_1, \ldots, m_{T_r} of size B_r each.
  5: for 1 \le j \le T_c do
            Load \mathbf{K}_j, \mathbf{V}_j from HBM to on-chip SRAM.
            for 1 \le i \le T_r do
                Load \mathbf{Q}_i, \mathbf{O}_i, \ell_i, m_i from HBM to on-chip SRAM.
                On chip, compute \mathbf{S}_{ij} = \mathbf{Q}_i \mathbf{K}_i^T \in \mathbb{R}^{B_r \times B_c}.
                 On chip, compute \tilde{m}_{ij} = \text{rowmax}(\mathbf{S}_{ij}) \in \mathbb{R}^{B_r}, \tilde{\mathbf{P}}_{ij} = \exp(\mathbf{S}_{ij} - \tilde{m}_{ij}) \in \mathbb{R}^{B_r \times B_c} (pointwise), \tilde{\ell}_{ij} =
10:
                \operatorname{rowsum}(\tilde{\mathbf{P}}_{i,i}) \in \mathbb{R}^{B_r}.
                On chip, compute m_i^{\text{new}} = \max(m_i, \tilde{m}_{ij}) \in \mathbb{R}^{B_r}, \ell_i^{\text{new}} = e^{m_i - m_i^{\text{new}}} \ell_i + e^{\tilde{m}_{ij} - m_i^{\text{new}}} \tilde{\ell}_{ij} \in \mathbb{R}^{B_r}.
11:
                 Write \mathbf{O}_i \leftarrow \operatorname{diag}(\ell_i^{\text{new}})^{-1}(\operatorname{diag}(\ell_i)e^{m_i-m_i^{\text{new}}}\mathbf{O}_i + e^{\tilde{m}_{ij}-m_i^{\text{new}}}\tilde{\mathbf{P}}_{ii}\mathbf{V}_i) to HBM.
12:
                Write \ell_i \leftarrow \ell_i^{\text{new}}, m_i \leftarrow m_i^{\text{new}} to HBM.
13:
            end for
15: end for
```

## Algorithm

- O(N<sup>2</sup>\*d) FLOPs,
   O(N) extra memory
- HBM access?
  - Standard: O(Nd+N^2)
  - Flashattention:O(N^2\*d^2/M)
  - In practice, d = 64-128,M=100k, d^2 << M</li>

| Attention    | Standard | FLASHATTENTION |
|--------------|----------|----------------|
| GFLOPs       | 66.6     | 75.2           |
| HBM R/W (GB) | 40.3     | 4.4            |
| Runtime (ms) | 41.7     | 7.3            |





### Algorithm - Backward?

### Recompute!

- Q, K, V, O, I, m has already been stored.
- For each block of dQ, dK and dV, recompute the block of S and P.

#### Algorithm 4 FlashAttention Backward Pass

Require: Matrices  $Q, K, V, O, dO \in \mathbb{R}^{N \times d}$  in HBM, vectors  $\ell, m \in \mathbb{R}^N$  in HBM, on-chip SRAM of size M. softmax scaling constant  $\tau \in \mathbb{R}$ , masking function MASK, dropout probability  $p_{\text{drop}}$ , pseudo-random number generator state  $\mathcal{R}$  from the forward pass.

- 1: Set the pseudo-random number generator state to  $\mathcal{R}$ .
- 2: Set block sizes  $B_c = \left[\frac{M}{4d}\right], B_r = \min\left(\left[\frac{M}{4d}\right], d\right)$ .
- 3: Divide **Q** into  $T_r = \begin{bmatrix} \frac{N}{B_r} \end{bmatrix}$  blocks  $\mathbf{Q}_1, \dots, \mathbf{Q}_{T_r}$  of size  $B_r \times d$  each, and divide  $\mathbf{K}, \mathbf{V}$  in to  $T_c = \begin{bmatrix} \frac{N}{B_r} \end{bmatrix}$  blocks  $\mathbf{K}_1, \ldots, \mathbf{K}_{T_c}$  and  $\mathbf{V}_1, \ldots, \mathbf{V}_{T_c}$ , of size  $B_c \times d$  each.
- 4: Divide **0** into  $T_r$  blocks  $\mathbf{O}_1, \dots, \mathbf{O}_{T_r}$  of size  $B_r \times d$  each, divide  $\mathbf{dO}$  into  $T_r$  blocks  $\mathbf{dO}_1, \dots, \mathbf{dO}_{T_r}$  of size  $B_r \times d$  each, divide  $\ell$  into  $T_r$  blocks  $\ell_i, \ldots, \ell_{T_r}$  of size  $B_r$  each, divide m into  $T_r$  blocks  $m_1, \ldots, m_{T_r}$  of size
- 5: Initialize  $\mathbf{dQ} = (0)_{N \times d}$  in HBM and divide it into  $T_r$  blocks  $\mathbf{dQ}_1, \dots, \mathbf{dQ}_T$  of size  $B_r \times d$  each. Initialize  $d\mathbf{K} = (0)_{N \times d}$ ,  $d\mathbf{V} = (0)_{N \times d}$  in HBM and divide  $d\mathbf{K}$ ,  $d\mathbf{V}$  in to  $T_c$  blocks  $d\mathbf{K}_1, \dots, d\mathbf{K}_{T_c}$  and  $d\mathbf{V}_1, \dots, d\mathbf{V}_{T_c}$ . of size  $B_c \times d$  each.
- 6: for  $1 \le j \le T_c$  do
- Load Ki, Vi from HBM to on-chip SRAM.
- Initialize  $\tilde{\mathbf{dK}}_i = (0)_{R_a \times d}, \tilde{\mathbf{dV}}_i = (0)_{R_a \times d}$  on SRAM.
- for  $1 \le i \le T_r$  do
  - Load  $\mathbf{Q}_i, \mathbf{O}_i, \mathbf{dO}_i, \mathbf{dQ}_i, \ell_i, m_i$  from HBM to on-chip SRAM.
- 10: On chip, compute  $\mathbf{S}_{ij} = \tau \mathbf{Q}_i \mathbf{K}_i^T \in \mathbb{R}^{B_r \times B_c}$ .
- On chip, compute  $\mathbf{S}_{ii}^{\text{masked}} = \text{MASK}(\mathbf{S}_{ij})$ .
- On chip, compute  $\mathbf{P}_{ij} = \operatorname{diag}(l_i)^{-1} \exp(\mathbf{S}_{ii}^{\operatorname{masked}} m_i) \in \mathbb{R}^{B_r \times B_c}$ .
- On chip, compute dropout mask  $\mathbf{Z}_{ij} \in \mathbb{R}^{B_r \times B_c}$  where each entry has value  $\frac{1}{1-n_{deco}}$  with probability  $1 - p_{\text{drop}}$  and value 0 with probability  $p_{\text{drop}}$ .
- On chip, compute  $\mathbf{P}_{ij}^{\text{dropped}} = \mathbf{P}_{ij} \circ \mathbf{Z}_{ij}$  (pointwise multiply).
- On chip, compute  $\mathbf{d}\tilde{\mathbf{V}}_j \leftarrow \mathbf{d}\tilde{\mathbf{V}}_j + (\mathbf{P}_{ii}^{\text{dropped}})^{\top} \mathbf{d}\mathbf{O}_i \in \mathbb{R}^{B_c \times d}$ .
- On chip, compute  $\mathbf{dP}_{ii}^{\text{dropped}} = \mathbf{dO}_i \mathbf{V}_i^{\top} \in \mathbb{R}^{B_r \times B_c}$ .
- On chip, compute  $d\mathbf{P}_{ij} = d\mathbf{P}_{ij}^{\text{dropped}} \circ \mathbf{Z}_{ij}$  (pointwise multiply).
- On chip, compute  $D_i = \text{rowsum}(\mathbf{dO}_i \circ \mathbf{O}_i) \in \mathbb{R}^{B_r}$ .
- On chip, compute  $d\mathbf{S}_{ij} = \mathbf{P}_{ij} \circ (d\mathbf{P}_{ij} D_i) \in \mathbb{R}^{B_r \times B_c}$ .
- Write  $\mathbf{dQ}_i \leftarrow \mathbf{dQ}_i + \mathbf{r} \mathbf{dS}_{ij} \mathbf{K}_i \in \mathbb{R}^{B_r \times d}$  to HBM.
- On chip, compute  $\mathbf{d}\mathbf{\tilde{K}}_i \leftarrow \mathbf{d}\mathbf{\tilde{K}}_i + \tau \mathbf{d}\mathbf{S}_{ii}^{\top}\mathbf{Q}_i \in \mathbb{R}^{B_c \times d}$ 22:
- Write  $d\mathbf{K}_i \leftarrow d\tilde{\mathbf{K}}_i, d\mathbf{V}_i \leftarrow d\tilde{\mathbf{V}}_i$  to HBM.
- 25: end for
- 26: Return dQ, dK, dV.

## Block-Sparse FlashAttention

- Approximate attention
  - Masking specific block for S to reduce FLOPs
  - Θ(ND + N^2\*d^2 \* s/M)
    HBM accesses
  - s is the fraction of nonzero blocks in the block-sparsity mask, s can be sqrt(N)...

$$\mathbf{P} = \operatorname{softmax}(\mathbf{S} \odot \mathbb{1}_{\tilde{\mathbf{M}}}) \in \mathbb{R}^{N \times N},$$

# Experiment

Table 2: GPT-2 small and medium using FlashAttention achieve up to 3× speed up compared to Huggingface implementation and up to 1.7× compared to Megatron-LM. Training time reported on 8×A100s GPUs.

| Model implementations           | OpenWebText (ppl) | Training time (speedup)           |
|---------------------------------|-------------------|-----------------------------------|
| GPT-2 small - Huggingface [87]  | 18.2              | 9.5 days (1.0×)                   |
| GPT-2 small - Megatron-LM [77]  | 18.2              | $4.7 \text{ days } (2.0 \times)$  |
| GPT-2 small - FlashAttention    | 18.2              | $2.7 \text{ days } (3.5 \times)$  |
| GPT-2 medium - Huggingface [87] | 14.2              | 21.0 days (1.0×)                  |
| GPT-2 medium - Megatron-LM [77] | 14.3              | $11.5 \text{ days } (1.8 \times)$ |
| GPT-2 medium - FLASHATTENTION   | 14.3              | $6.9 \text{ days } (3.0 \times)$  |

### FlashAttention 2

- Paper
- Improvement
  - Better Iteration
  - Better usage of MatMul Acceleration
  - o Better Parallelism

### FlashAttention 2 - Fix

- O\_i is the temporary rows of O for Q\_i
- Why not lifting Q\_i to outer loops?

#### Algorithm 1 FLASHATTENTION

```
Require: Matrices \mathbf{Q}, \mathbf{K}, \mathbf{V} \in \mathbb{R}^{N \times d} in HBM, on-chip SRAM of size M.
 1: Set block sizes B_c = \left[\frac{M}{4d}\right], B_r = \min\left(\left[\frac{M}{4d}\right], d\right).
 2: Initialize \mathbf{0} = (0)_{N \times d} \in \mathbb{R}^{N \times d}, \ell = (0)_N \in \mathbb{R}^N, m = (-\infty)_N \in \mathbb{R}^N in HBM.
 3: Divide Q into T_r = \begin{bmatrix} \frac{N}{B_r} \end{bmatrix} blocks \mathbf{Q}_1, \dots, \mathbf{Q}_{T_r} of size B_r \times d each, and divide \mathbf{K}, \mathbf{V} in to T_c = \begin{bmatrix} \frac{N}{B_c} \end{bmatrix} blocks
       \mathbf{K}_1, \ldots, \mathbf{K}_{T_c} and \mathbf{V}_1, \ldots, \mathbf{V}_{T_c}, of size B_c \times d each.
  4: Divide 0 into T_r blocks \mathbf{0}_i, \dots, \mathbf{0}_{T_r} of size B_r \times d each, divide \ell into T_r blocks \ell_i, \dots, \ell_{T_r} of size B_r each,
       divide m into T_r blocks m_1, \ldots, m_{T_r} of size B_r each.
  5: for 1 \le i \le T_c do
           Load \mathbf{K}_i, \mathbf{V}_i from HBM to on-chip SRAM.
           for 1 \le i \le T_r do
               Load \mathbf{Q}_i, \mathbf{O}_i, \ell_i, m_i from HBM to on-chip SRAM.
                On chip, compute \mathbf{S}_{ij} = \mathbf{Q}_i \mathbf{K}_i^T \in \mathbb{R}^{B_r \times B_c}.
  9:
                On chip, compute \tilde{m}_{ij} = \text{rowmax}(\mathbf{S}_{ij}) \in \mathbb{R}^{B_r}, \tilde{\mathbf{P}}_{ij} = \exp(\mathbf{S}_{ij} - \tilde{m}_{ij}) \in \mathbb{R}^{B_r \times B_c} (pointwise), \tilde{\ell}_{ij} = \exp(\mathbf{S}_{ij} - \tilde{m}_{ij})
10:
                \operatorname{rowsum}(\tilde{\mathbf{P}}_{i,i}) \in \mathbb{R}^{B_r}.
                On chip, compute m_i^{\mathrm{new}} = \max(m_i, \tilde{m}_{ij}) \in \mathbb{R}^{B_r}, \, \ell_i^{\mathrm{new}} = e^{m_i - m_i^{\mathrm{new}}} \ell_i + e^{\tilde{m}_{ij} - m_i^{\mathrm{new}}} \tilde{\ell}_{ii} \in \mathbb{R}^{B_r}.
11:
               Write \mathbf{O}_i \leftarrow \operatorname{diag}(\ell_i^{\text{new}})^{-1}(\operatorname{diag}(\ell_i)e^{m_i-m_i^{\text{new}}}\mathbf{O}_i + e^{m_{ij}-m_i^{\text{new}}}\mathbf{\tilde{P}}_{ij}\mathbf{V}_i) to HBM.
                Write \ell_i \leftarrow \ell_i^{\text{new}}, m_i \leftarrow m_i^{\text{new}} to HBM.
            end for
15: end for
16: Return O.
```

### FlashAttention 2 - Online Softmax optimization

end for

16: end for

11:

Algorithm 1 FlashAttention-2 forward pass

On chip, compute  $\mathbf{O}_i = \operatorname{diag}(\ell_i^{(T_c)})^{-1} \mathbf{O}_i^{(T_c)}$ . On chip, compute  $L_i = m_i^{(T_c)} + \log(\ell_i^{(T_c)})$ . Write  $\mathbf{O}_i$  to HBM as the *i*-th block of  $\mathbf{O}$ . Write  $L_i$  to HBM as the *i*-th block of L.

17: Return the output  $\mathbf{0}$  and the logsum exp L.

 Do not need to divide by L\_i each time, only do it in the last time.

```
Require: Matrices \mathbf{Q}, \mathbf{K}, \mathbf{V} \in \mathbb{R}^{N \times d} in HBM, block sizes B_c, B_r.

1: Divide \mathbf{Q} into T_r = \left\lceil \frac{N}{B_r} \right\rceil blocks \mathbf{Q}_1, \dots, \mathbf{Q}_{T_r} of size B_r \times d each, and divide \mathbf{K}, \mathbf{V} in to T_c = \left\lceil \frac{N}{B_c} \right\rceil blocks \mathbf{K}_1, \dots, \mathbf{K}_{T_c} and \mathbf{V}_1, \dots, \mathbf{V}_{T_c}, of size B_c \times d each.

2: Divide the output \mathbf{O} \in \mathbb{R}^{N \times d} into T_r blocks \mathbf{O}_i, \dots, \mathbf{O}_{T_r} of size B_r \times d each, and divide the logsumexp L into T_r blocks L_i, \dots, L_{T_r} of size B_r each.

3: \mathbf{for} \ 1 \leq i \leq T_r \ \mathbf{do}

4: Load \mathbf{Q}_i from HBM to on-chip SRAM.

5: On chip, initialize \mathbf{O}_i^{(0)} = (0)_{B_r \times d} \in \mathbb{R}^{B_r \times d}, \ell_i^{(0)} = (0)_{B_r} \in \mathbb{R}^{B_r}, m_i^{(0)} = (-\infty)_{B_r} \in \mathbb{R}^{B_r}.

6: \mathbf{for} \ 1 \leq j \leq T_c \ \mathbf{do}

7: Load \mathbf{K}_j, \mathbf{V}_j from HBM to on-chip SRAM.

8: On chip, compute \mathbf{S}_i^{(j)} = \mathbf{Q}_i \mathbf{K}_j^T \in \mathbb{R}^{B_r \times B_c}.

9: On chip, compute m_i^{(j)} = \max(m_i^{(j-1)}, \operatorname{rowmax}(\mathbf{S}_i^{(j)})) \in \mathbb{R}^{B_r}, \ \tilde{\mathbf{P}}_i^{(j)} = \exp(\mathbf{S}_i^{(j)} - m_i^{(j)}) \in \mathbb{R}^{B_r \times B_c}.

10: On chip, compute \mathbf{O}_i^{(j)} = \operatorname{diag}(e^{m_i^{(j-1)} - m_i^{(j)}})^{-1} \mathbf{O}_i^{(j-1)} + \tilde{\mathbf{P}}_i^{(j)} \mathbf{V}_j.
```

### FlashAttention 2 - Parallelism

- FlashAttention 1: parallelizes over batch size and number of heads
- FlashAttention 2: Also over the length of input text.

### Forward pass



## FlashAttention 2 - Work Partitioning Between Warps



Figure 3: Work partitioning between different warps in the forward pass

### FlashAttention 2 - Experiment





# FlashAttention 3 (Flash-Decoding)

- Optimization on decoding/inference
- Why?
  - During inference, the query length is typically 1. So the partition of query length doesn't work.

### Solution:

- First, we split the keys/values in smaller chunks
- We compute the attention of the query with each of these splits in parallel using FlashAttention. We also write 1 extra scalar per row and per split: the log-sum-exp of the attention values.
- Finally, we compute the actual output by reducing over all the splits, using the log-sum-exp to scale the contribution of each split.

### Experiment

 The up to 8x speedup end-to-end measured earlier is made possible because the attention itself is up to 50x faster than FlashAttention.

### Reference

- FlashAttention
- FlashAttention V2
- https://medium.com/@sthanikamsanthosh1994/introduction-to-flash-attentiona-breakthrough-in-efficient-attention-mechanism-3eb47e8962c3
- https://huggingface.co/docs/text-generation-inference/en/conceptual/flash\_att ention
- From Online Softmax to FlashAttention
- FlashAttention V3